Brought to you by:
The following article is Open access

A prototype of pixel readout ASIC in 65 nm CMOS technology for extreme hit rate detectors at HL-LHC

, , , , , , , , , , , , , , , , , , , , , and

Published 14 February 2017 © CERN 2017
, , Topical Workshop on Electronics for Particle Physics (TWEPP2016) Citation A. Paternò et al 2017 JINST 12 C02043 DOI 10.1088/1748-0221/12/02/C02043

1748-0221/12/02/C02043

Abstract

This paper describes a readout ASIC prototype designed by the CHIPIX65 project, part of RD53, for a pixel detector at HL-LHC . A 64×64 matrix of 50×50μm2 pixels is realised. A digital architecture has been developed, with particle efficiency above 99.5% at 3 GHz/cm2 pixel rate, trigger frequency of 1 MHz and 12.5μsec latency. Two analog front end designs, one synchronous and one asynchronous, are implemented. Charge is measured with 5-bit precision, analog dead-time below 1%. The chip integrates for the first time many of the components developed by the collaboration in the past, including the Digital-to-Analog converters, Bandgap reference, Serializer, sLVS drivers, and analog Front Ends. Irradiation tests on these components proved their reliability up to 600 Mrad.

Export citation and abstract BibTeX RIS

© CERN 2017 published under the terms of the Creative Commons Attribution 3.0 License by IOP Publishing Ltd and Sissa Medialab srl. Any further distribution of this work must maintain attribution to the author(s) and the published article's title, journal citation and DOI.

Please wait… references are loading.
10.1088/1748-0221/12/02/C02043