First results of the front-end ASIC for the strip detector of the PANDA MVD

, , , , , , , , , , and

Published 15 March 2017 © 2017 IOP Publishing Ltd and Sissa Medialab srl
, , Topical Workshop on Electronics for Particle Physics (TWEPP2016) Citation T. Quagli et al 2017 JINST 12 C03063 DOI 10.1088/1748-0221/12/03/C03063

1748-0221/12/03/C03063

Abstract

PANDA is a key experiment of the future FAIR facility and the Micro Vertex Detector (MVD) is the innermost part of its tracking system. PASTA (PAnda STrip ASIC) is the readout chip for the strip part of the MVD. The chip is designed to provide high resolution timestamp and charge information with the Time over Threshold (ToT) technique. Its architecture is based on Time to Digital Converters with analog interpolators, with a time bin width of 50 ps. The chip implements Single Event Upset (SEU) protection techniques for its digital parts. A first full-size prototype with 64 channels was produced in a commercial 110 nm CMOS technology and the first characterizations of the prototype were performed.

Export citation and abstract BibTeX RIS

10.1088/1748-0221/12/03/C03063